## SP 25.4: A 4.1ns Compact 54x54b Multiplier Utilizing Sign Select Booth Encoders

Atsuki Inoue, Ryoichi Ohe, Shoichiro Kashiwakura, Shin Mitarai<sup>1</sup>, Takavuki Tsuru<sup>1</sup>, Tetsuo Izawa<sup>1</sup>, Gensuke Goto

Fujitsu Laboratories Ltd., Kawasaki, Japan. 

<sup>1</sup>Fujitsu Ltd., Kawasaki, Japan.

A sign select Booth encoder reduces transistor count of multipliers. This encoder is applied in a 54x54b multiplier in 0.25µm CMOS technology. Because of the rapid progress in VLSI design technologies, consecutive improvements in operational speed and design integration are made. As a result of these improvements, interactive real-time 3D graphics applications have become available even in personal computers. A 3D graphics application typically consists of two operational stages: geometric conversion and rendering. In the geometric conversion process, a large number of arithmetic operations are required. The volume of these arithmetic operations in real-time 3D graphics applications depends on the quality of the 3D objects and the frame rate. For example, in the case of a screen with a 1600x1280 resolution and 60Frame/s, if 3D objects are formed with small polygons (25-pixels/polygon) and 80% of the entire screen is constantly processed by 3D objects, approximately 4Mp/s (million polygons per second) are processed. To achieve 1Mp/s 3D geometric conversion performance, 250 to 300MFLOPS floating point arithmetic is required. To achieve 4Mp/s operation, more than 1GFLOPS of floating computation power is needed.

In most of the 3D graphics applications running on PCs, all geometric conversions are performed by the host CPU. Although CPU performance is improving, the feasible floating point performance of CPUs in the '98 to '99 time period are likely be in the range of 300 to 500MFLOPS. This means the host CPUs floating-point performance will not be sufficient for real-time 3D graphics operations. Such 3D graphics operations would be possible using dedicated high-end workstations, but high-end systems are too expensive for most PC users. In such circumstances as above, a cost effective, high-speed floating point computational core takes on greater importance. This compact high-speed multiplier core meets these requirements.

Figure 1 shows the configuration of a conventional 54x54b multiplier used for mantissa multiplier of two double-precision numbers, consisting of three parts: a second-order Booth encoder, a carry-save adder tree (CSA) with Booth selectors, and final carry propagation adder (CPA). In the conventional design, nearly 90% of the total transistor count consists of Booth selectors and CSA tree because a large number of components are required. Specifically, about 1,500 Booth selectors and about 900 adders are used. The proportion of Booth encoders is just 1.2%. Therefore, the key to establishing a compact multiplier lies in minimizing the volume of CSA tree and Booth selectors. In a conventional secondorder Booth encoder, three signals are generated from the three adjacent multiplier bits for selecting a partial product, that is, one of 0, +X, -X, +2X and -2X. Here, X represents the multiplicand value. In this case, the logic in the Booth selector includes exclusive OR circuit and requires 18 transistors for static CMOS logic. A sign select Booth encoder with four output signals is used as shown in Figure 2. In the conventional encoder, only Mj, representing the negative partial product, is generated. Conversely, in this sign-select encoder, signals for both the negative and positive partial products are generated. PLj and Mj become

active when the partial product is positive and negative respectively. The Xj and 2Xj signals show whether or not the partial product is doubled. Using these encoded signals, simplified the partial-product generation logic. For example, when +2X is necessary for the partial product, the PLj and 2Xj signals are active, and the logical product of PLj and 2Xj chooses +2X as the partial product, and when -X is necessary, the logical product of Mj and Xj chooses the correct partial product, and so on. Thus in this Booth selector, exclusive OR logic is no longer necessary. Also, by utilizing pass transistor logic, the Booth selector circuit is formed with fewer transistors. The Booth selector transistor count can be reduced by about half when 2b Booth selectors are combined in a single module, as shown in Figure 3. Although four more transistors are needed for each bit in the Booth encoder, eight transistors are eliminated from each bit in the Booth selector. As described before, the transistor count of Booth selectors occupies 35% of the space in 54x54b multiplier compared to only 1.2% for Booth encoders. The reduction of transistors in Booth selectors thus has a greater impact on the total transistor count. The transistor count for the 4:2 compressors is reduced from 60 to 48 by using pass transistor logic [1]. Total transistor count for the new 54x54b multiplier is shown in Figure 4 compared with that of the conventional regularly structured tree (RST) multiplier [2]. By adopting RST, the complicated Wallace tree wiring scheme is simplified and less design time is required. The transmission gate type of adder used previously for the final propagation adder is used [2, 3]. The sign select Booth encoder enables us to reduce the transistor count by about 44% in the Booth selectors and about 24% in the whole multiplier. A total of 60,797 transistors in a 54x54b multiplier is the minimum count reported to date [2, 4-8]. When this method is applied to a 26x26b multiplier, used for mantissa multiplier of two single precision numbers, 23% reduction of transistor count is obtained, showing that the logic used is effective in reducing transistor count for a smaller multiplier.

This multiplier is fabricated using 0.25µm CMOS technology. The major process parameters are summarized in Table 1. The thickness of the gate oxide is 5.5nm and CoSi2 salicidation process is forms source/drain area to reduce parasitic resistance. A three-metal-layer process is used with the CMP planarization technique. A micrograph of the chip is shown in Figure 5. The chip integrates 60,797 transistors in an active area of 1.27mm² except testing circuits. This is a 21% reduction of area compared to a conventional RST multiplier made using the same fabrication technology.

Figure 6 shows measured waveforms along critical path using electron beam probing. A critical path delay is 4.1ns at room temperature with a 2.5V supply. This speed is a little faster than those of themultipliers fabricated with the equivalent technology [4 - 5]. Measured power dissipation is 2.23mW/MHz at 2.5V supply.

Acknowledgments:

The authors thank K. Fujita, K. Kubota, M. Kanazawa, S. Sugatani and S. Hijiya for encouragement.

## References:

- [1] Santoro, M., M. Horowitz, "SPIM: A pipelined 64x64 bit Iterative Multiplier," IEEE JSSC, vol. 24, no. 2, pp. 487-493, Apr., 1989.
- [2] Goto, G., et al., "A 54 x 54-b Regularly Structured Tree Multiplier," IEEE J. Solid State Circuits, pp. 1229- 1236, Sept., 1992.
- [3] Sato, T., et al., "An 8.5-ns 112 bit Transmission Gate Adder with a Conflict-free Bypass Circuit," Symp. VLSI Circuits, Dig. Tech. Papers, Oiso, Japan, pp.105-106, May, 1991.
- $[4] \quad Hanawa, M., et al., "A 4.3 ns 0.3 \mu m CMOS 54 x 54 b \ Multiplier \ Using \ Precharged \ Pass \ Transistor \ Logic," \ ISSCC \ Digest of Technical \ Papers, pp. 364-365, Feb., 1996.$
- [5] Ohkubo, K., et al., "A 4.4ns CMOS 54 x 54-b Multiplier Using Pass-Transistor Multiplexer," IEEE J. Solid State Circuits, pp. 251-257, March, 1995.
- [6] Mori, J., et al., "A 10ns 54x54b Parallel Structured Full Array Multiplier with 0.5-µm CMOS Technology," IEEE J. of Solid State Circuits, pp. 600-606, April, 1991.
- [7] Makino, H., et al., "A Design of High-Speed 4-2 Compressor for Fast Multiplier," IEICE TRANS ELECTRON., pp. 538-547, April, 1996.
- [8] Iino, H., et al., "A 289MFLOPS Single-Chip Supercomputer," ISSCC Digest of Technical Papers, pp. 112-113, Feb., 1992.



25-4-1: Block diagram of multiplier.

$$\begin{split} P &= \sum_{i=0}^{n-1} \sum_{j=0}^{n-1} a_i b_j * 2^{i+j} & X &= \sum_{i=0}^{n-1} a_i * 2^i \\ &= \sum_{i=0}^{n-1} \sum_{j=0,2,-,n-2} a_i 2^i \Big( b_{j-1} + b_j - 2 b_{j+1} \Big) 2^j Y = \sum_{i=0}^{n-1} b_i * 2^i \\ &= \sum_{i=0}^{n-1} \sum_{j=0}^{n-1} P_{i,j} \end{split}$$

| bj+1 | bj | b <sub>j-1</sub> | Func.      | Coventional encoding            | Signed encoding                 |
|------|----|------------------|------------|---------------------------------|---------------------------------|
| 0    | 0  | 0                | 0          | 0                               | 0                               |
| 0    | 0  | 1                | +X         | X <sub>j</sub> ⊕M <sub>j</sub>  | PL <sub>j</sub> *X <sub>j</sub> |
| 0    | 1  | 0                | +X         | X <sub>j</sub> ⊕M <sub>j</sub>  | PL <sub>j</sub> *X <sub>j</sub> |
| 0    | 1  | 1                | +2X        | 2X <sub>j</sub> ⊕M <sub>j</sub> | PLj*2Xj                         |
| 1    | 0  | 0                | -2X        | 2X <sub>j</sub> ⊕M <sub>j</sub> | M <sub>j</sub> *2X <sub>j</sub> |
| 1    | 0  | 1                | - <b>X</b> | X <sub>f</sub> ⊕M <sub>j</sub>  | м <sub>ј</sub> *х <sub>ј</sub>  |
| 1    | 1  | 0                | -x         | Xj⊕Mj                           | Μ <sub>j</sub> *Χ <sub>j</sub>  |
| 1    | 1  | 1                | 0          | 0                               | 0                               |

PL<sub>j</sub>: Positive partial product | X<sub>j</sub>: Not doubled

Mj : Negative partial product 2X; : Doubled

25-4-2: Booth encoding algorithm.



25-4-3: Circuit diagram for Booth encoder and selector.



25-4-4: Total transistor count compared with conventional multiplier.



25-4-5: Micrograph of 54x54b multiplier.



25-4-6: Signal waveform for critical path.

Technology

0.25μm CMOS 3-metal layer Co-Salicide 0.25μm

Gate length
Gate oxide
1st metal (line/space)
2nd metal (line/space)
3rd metal (line/space) 5.5nm 0.44µm/0.46µm 0.44µm/0.46µm 0.44µm/0.46µm CMP

Planarization Supply voltage 2.5V

## 25-4-Table 1: Process technology.